DocumentCode :
1348645
Title :
A 2 ,\\times, 25-Gb/s Receiver With 2:5 DMUX for 100-Gb/s Ethernet
Author :
Wu, Ke-Chung ; Lee, Jri
Author_Institution :
Electr. Eng. Dept., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
45
Issue :
11
fYear :
2010
Firstpage :
2421
Lastpage :
2432
Abstract :
A 2 × 25-Gb/s receiver for 100-Gb Ethernet (100 GbE) has been implemented in 65-nm CMOS technology. A new regulation mechanism is applied to the limiting amplifier to minimize its gain and bandwidth variations. Two low-power full-rate CDRs (with a built-in clock generator) and a high-speed 2:5 DMUX circuit are integrated. Although only two channels are implemented, this receiver provides exactly the same operation as a four-channel one while dealing with independent channels. The prototype achieves bit error rate <;10-12 with 20-mVpp input sensitivity, consuming a total power of 510 mW from a 1.2-V supply.
Keywords :
CMOS integrated circuits; amplifiers; demultiplexing equipment; error statistics; limiters; local area networks; synchronisation; 100-Gb Ethernet; CMOS technology; DMUX circuit; bit error rate; built-in clock generator; limiting amplifier; low-power full-rate CDR; power 510 mW; voltage 1.2 V; Bandwidth; CMOS integrated circuits; Clocks; Gain; Limiting; Loading; Receivers; 100 $,$GbE; bandgap reference; bit error rate (BER); clock and data recovery (CDR); clock multiplication unit (CMU); demultiplexer (DMUX); deskew circuit; divider; jitter tolerance; limiting amplifier (LA);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2074291
Filename :
5599881
Link To Document :
بازگشت