DocumentCode :
135058
Title :
A novel approach to realize built-in-self-test(BIST) enabled UART using VHDL
Author :
Tewary, Tapas ; Sen, Arunabha
Author_Institution :
ECE Dept., Acad. of Technol., Howrah, India
fYear :
2014
fDate :
1-2 Feb. 2014
Firstpage :
1
Lastpage :
6
Abstract :
Testing of VLSI chips are becoming very much complex day by day due to increasing exponential advancement of nano technology. So both front-end and back-end engineers are trying to evolve a system with full testability keeping in mind the possibility of reduced product failures and missed market opportunities. BIST is a design technique that allows a system to test automatically itself with slightly larger system size. In this paper, the simulation result performance achieved by BIST enabled UART architecture through VHDL programming is enough to compensate the extra hardware needed in BIST architecture. This technique generate random test pattern automatically, so it can provide less test time compared to an externally applied test pattern and helps to achieve much more productivity at the end.
Keywords :
VLSI; built-in self test; computer interfaces; data communication equipment; hardware description languages; nanotechnology; BIST; UART architecture; VHDL programming; VLSI chips; back-end engineers; built-in-self-test; design technique; front-end engineers; nanotechnology; test pattern; Built-in self-test; Clocks; Read only memory; Receivers; Registers; Simulation; Transmitters; BIST; UART; VHDL; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation, Control, Energy and Systems (ACES), 2014 First International Conference on
Conference_Location :
Hooghy
Print_ISBN :
978-1-4799-3893-3
Type :
conf
DOI :
10.1109/ACES.2014.6808031
Filename :
6808031
Link To Document :
بازگشت