DocumentCode :
1350762
Title :
Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity
Author :
Augendre, Emmanuel ; Rooyackers, Rita ; Caymax, Matty ; Vandamme, E.P. ; De Keersgieter, An ; Perelló, Carles ; Van Dievel, Marc ; Pochet, Sandrine ; Badenes, Gonçal
Author_Institution :
Interuni. Microelectron. Center, Leuven, Belgium
Volume :
47
Issue :
7
fYear :
2000
fDate :
7/1/2000 12:00:00 AM
Firstpage :
1484
Lastpage :
1491
Abstract :
The continuous downscaling of CMOS devices aims at cost reduction and performance improvement. Process development constantly faces new constraints and integrates breakthroughs to overcome them. In deep submicron CMOS generations, scalability is in part limited by conflicting needs for shallow silicided junctions and low junction leakage. Both requirements can be met using elevated source/drain (ES/D) architecture. Although this solution has long been established, its avoidable extra complexity has delayed its introduction in industrial mainstream technologies. However, as device scaling continues, process windows are reducing critically. As a result, E S/D architecture is attracting a growing interest. This paper reports on a 0.18 μm CMOS technology featuring ES/D made with sacrificial selective epitaxy. This technology is examined from the standpoints of manufacturability and performance improvement. In contrast to most ES/D approaches, the selective epitaxy is done after junction formation, resulting in increased process window. Our ES/D process leads to dc and rf device performance enhancements. Nevertheless, the same functionality gains were achieved by a fine-tuning of the reference conventional low-cost process. Process window reduction will require ES/D for generations below 0.13 μm
Keywords :
CMOS integrated circuits; MOSFET; VLSI; leakage currents; semiconductor epitaxial layers; semiconductor growth; vapour phase epitaxial growth; 0.13 micron; 0.18 micron; ES/D architecture; deep submicron CMOS; elevated source/drain; industrial mainstream technologies; junction leakage; manufacturability; process window; sacrificial selective epitaxy; scalability; shallow silicided junctions; CMOS process; CMOS technology; Costs; Delay; Epitaxial growth; Manufacturing; Scalability; Silicides; Silicon; US Department of Transportation;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.848297
Filename :
848297
Link To Document :
بازگشت