DocumentCode :
1351283
Title :
High Throughput Data Mapping for Coarse-Grained Reconfigurable Architectures
Author :
Kim, Yongjoo ; Lee, Jongeun ; Shrivastava, Aviral ; Yoon, Jonghee W. ; Cho, Doosan ; Paek, Yunheung
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul, South Korea
Volume :
30
Issue :
11
fYear :
2011
Firstpage :
1599
Lastpage :
1609
Abstract :
Coarse-grained reconfigurable arrays (CGRAs) are a very promising platform, providing both up to 10-100 MOps/mW of power efficiency and software programmability. However, this promise of CGRAs critically hinges on the effectiveness of application mapping onto CGRA platforms. While previous solutions have greatly improved the computation speed, they have largely ignored the impact of the local memory architecture on the achievable power and performance. This paper motivates the need for memory-aware application mapping for CGRAs, and proposes an effective solution for application mapping that considers the effects of various memory architecture parameters including the number of banks, local memory size, and the communication bandwidth between the local memory and the external main memory. Further we propose efficient methods to handle dependent data on a double-buffering local memory, which is necessary for recurrent loops. Our proposed solution achieves 59% reduction in the energy-delay product, which factors into about 47% and 22% reduction in the energy consumption and runtime, respectively, as compared to memory-unaware mapping for realistic local memory architectures. We also show that our scheme scales across a range of applications and memory parameters, and the runtime overhead of handling recurrent loops by our proposed methods can be less than 1%.
Keywords :
field programmable gate arrays; reconfigurable architectures; storage management chips; CGRA platforms; coarse-grained reconfigurable architectures; coarse-grained reconfigurable arrays; double-buffering local memory; energy consumption; energy-delay product; field-programmable gate arrays; high throughput data mapping; memory architecture parameters; memory-aware application mapping; realistic local memory architectures; Arrays; Memory architecture; Memory management; Network architecture; Array mapping; bank conflict; coarse-grained reconfigurable architecture; compilation; multi-bank memory;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2011.2161217
Filename :
6046176
Link To Document :
بازگشت