DocumentCode :
1351403
Title :
A Lower Error and ROM-Free Logarithmic Converter for Digital Signal Processing Applications
Author :
Juang, Tso-Bing ; Chen, Sheng-Hung ; Cheng, Huang-Jia
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Pingtung Inst. of Commerce, Pingtung, Taiwan
Volume :
56
Issue :
12
fYear :
2009
Firstpage :
931
Lastpage :
935
Abstract :
In this brief, we propose a lower error and ROM-free logarithmic converter. The proposed converter can lead to area-efficient hardware implementation as it avoids the need for a ROM by employing simple computation units for logarithmic approximation. Our proposed logarithmic conversion algorithm partitions the exact logarithmic curve into two symmetric regions such that the slopes in the two regions that are used for logarithmic approximation are inversed. Simulation results show that the proposed algorithm achieves an error range and percentage error range of only 0.045 and 3.339%, respectively, which outperforms previously proposed one-region and two-region conversion methods. We have implemented the proposed logarithmic converter using 0.13-??m CMOS technology, and the latency is 2.8 ns. The proposed converter can be used to reduce the overhead of computation-intensive operations for real-time digital-signal-processing applications.
Keywords :
CMOS digital integrated circuits; digital signal processing chips; read-only storage; CMOS technology; ROM-free logarithmic converter; digital signal processing applications; size 0.13 mum; time 2.8 ns; Digital signal processing (DSP); logarithm; very large scale integration (VLSI) design;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2009.2035270
Filename :
5350675
Link To Document :
بازگشت