DocumentCode :
1352712
Title :
Parasitic extraction methodology for insulated gate bipolar transistors
Author :
Trivedi, Malay ; Shenai, Krishna
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Illinois Univ., Chicago, IL, USA
Volume :
15
Issue :
4
fYear :
2000
fDate :
7/1/2000 12:00:00 AM
Firstpage :
799
Lastpage :
804
Abstract :
This paper presents a methodology for extraction of the electrical package parasitics of insulated gate bipolar transistor power modules using simple electrical measurements. Non-idealities of device performance in zero-voltage and zero-current switching are exploited to obtain the parasitic collector and emitter inductance. Simple impedance measurements are performed to extract gate inductance and resistance. The extraction methodology is validated by comparing two-dimensional numerical simulation results including package parasitics with measured data. A close match between the two indicates the robustness of the extraction procedure
Keywords :
insulated gate bipolar transistors; numerical analysis; power bipolar transistors; power semiconductor switches; semiconductor device models; semiconductor device packaging; 2-D numerical simulation; IGBT power modules; gate inductance; gate resistance; impedance measurements; insulated gate bipolar transistors; package parasitics; parasitic extraction methodology; zero-current switching; zero-voltage switching; Data mining; Electric variables measurement; Electrical resistance measurement; Inductance; Insulated gate bipolar transistors; Insulation; Multichip modules; Packaging; Power measurement; Zero current switching;
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/63.849051
Filename :
849051
Link To Document :
بازگشت