DocumentCode :
1353218
Title :
Synthesis of Electronic Circuits for Symmetric Functions
Author :
Epstein, George
Author_Institution :
Hughes Aircraft Co., Culver City, Calif.
Issue :
1
fYear :
1958
fDate :
3/1/1958 12:00:00 AM
Firstpage :
57
Lastpage :
60
Abstract :
This paper develops a systematic method for the synthesis of electronic circuits which must realize symmetric Boolean functions. The ``fold-down´´ method, originated by Shannon [1], solves the problem nicely for relay circuits. The electronic circuit, however, composed of ``and,´´ ``or,´´ and ``not´´ elements, does not seem to incorporate the feature of symmetry as readily. It is shown that for symmetric functions a minimal-not condition exists, and that this form is a powerful tool for synthesis. The minimality is not actually proven, except for the case of fundamental symmetric functions. As with the minimal-or circuit, a minimal-not circuit does not necessarily imply the most economical realization, and the design procedure should take account of this fact.
Keywords :
Boolean algebra; Boolean functions; Circuit synthesis; Electronic circuits; Lattices; Power generation economics; Power system relaying;
fLanguage :
English
Journal_Title :
Electronic Computers, IRE Transactions on
Publisher :
ieee
ISSN :
0367-9950
Type :
jour
DOI :
10.1109/TEC.1958.5222097
Filename :
5222097
Link To Document :
بازگشت