DocumentCode :
1353289
Title :
Defect-tolerant hierarchical sorting networks for wafer-scale integration
Author :
Kuo, Sy-Yen ; Liang, Sheng-Chiech
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
26
Issue :
9
fYear :
1991
fDate :
9/1/1991 12:00:00 AM
Firstpage :
1212
Lastpage :
1222
Abstract :
A novel hierarchical defect-tolerant sorting network that meets application requirements and area-time complexity constraints is presented. It is very regular in structure and hence easier to reconfigure than any existing sorting network with the same time complexity. Redundancy is provided at every level of the hierarchy. Hierarchical reconfiguration is implemented by replacing the defective cells with spare cells at the lowest level first, and reconfiguration goes to the next higher level if there is not enough redundancy at the current level. These redundant cells can be used for single error correction at run time. Simulations demonstrate that significant yield improvements over other approaches can be achieved
Keywords :
VLSI; circuit reliability; error correction; fault tolerant computing; multiprocessor interconnection networks; redundancy; WSI; area-time complexity constraints; defect-tolerant sorting network; hierarchical sorting networks; wafer-scale integration; Computer vision; Concurrent computing; Error correction; Fabrication; Fault tolerance; Multiprocessor interconnection networks; Redundancy; Sorting; Very large scale integration; Wafer scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.84937
Filename :
84937
Link To Document :
بازگشت