DocumentCode :
1353342
Title :
Path Delay Test Generation Toward Activation of Worst Case Coupling Effects
Author :
Zhang, Minjin ; Li, Huawei ; Li, Xiaowei
Author_Institution :
Key Lab. of Comput. Syst. & Archit., Chinese Acad. of Sci., Beijing, China
Volume :
19
Issue :
11
fYear :
2011
Firstpage :
1969
Lastpage :
1982
Abstract :
As the feature size scales down, crosstalk noise on circuit timing becomes increasingly significant. In this paper, we propose a path delay test generation method toward activation of worst case crosstalk effects, in order to decrease the test escape of delay testing. The proposed method performs transition-map-based timing analysis to identify crosstalk-sensitive critical paths, followed by a deterministic test generation process. Using the transition map instead of the timing window to manage the timing information, the proposed method can identify many false coupling sites and thus reduce the pessimism in crosstalk-induced fault collection caused by inaccurate timing analysis. It can also efficiently calculate the accumulative crosstalk-induced delay, and find the sub-paths which cause worst case crosstalk effects during test generation. By converting the timing constraints of coupling lines into logic constraints, complex timing processing for crosstalk effect activation is avoided during test generation. In addition, the tradeoff between accuracy and efficiency can be explored by varying the size of timescale used in the transition map.
Keywords :
circuit noise; crosstalk; delays; logic circuits; logic testing; accumulative crosstalk-induced delay; circuit timing; crosstalk effect activation; crosstalk noise; crosstalk-induced fault collection; crosstalk-sensitive critical paths; deterministic test generation process; logic constraints; path delay test generation method; transition-map-based timing analysis; worst case coupling effect; Automatic test pattern generation; Circuit faults; Couplings; Crosstalk; Delay; Switches; Crosstalk-induced delay; delay testing; path delay fault; signal integrity; test generation; timing analysis;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2075945
Filename :
5604349
Link To Document :
بازگشت