Title :
A 1 GS/s 10b 18.9 mW Time-Interleaved SAR ADC With Background Timing Skew Calibration
Author :
Sunghyuk Lee ; Chandrakasan, Anantha P. ; Hae-Seung Lee
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Massachusetts Inst. of Technol., Cambridge, MA, USA
Abstract :
This paper presents a time-interleaved (TI) SAR ADC which enables background timing skew calibration without a separate timing reference channel and enhances the conversion speed of each SAR channel. The proposed ADC incorporates a flash ADC operating at the full sampling rate of the TI ADC. The flash ADC output is multiplexed to resolve MSBs of the SAR channels. Because the full-speed flash ADC does not suffer from timing skew errors, the flash ADC output is also used as a timing reference to estimate the timing skew of the TI SAR ADCs. A prototype ADC is designed and fabricated in a 65 nm CMOS process. After background timing skew calibration, 51.4 dB SNDR, 59.1 dB SFDR, and ±1.0 LSB INL/DNL are achieved at 1 GS/s with a Nyquist rate input signal. The power consumption is 18.9 mW from a 1.0 V supply, which corresponds to 62.3 fJ/step FoM.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; calibration; CMOS process; Nyquist rate input signal; TI SAR ADC; background timing skew calibration; full sampling rate; full-speed flash ADC; power 18.9 mW; size 65 nm; time-interleaved SAR ADC; timing reference; timing skew errors; voltage 1.0 V; word length 10 bit; Ash; Calibration; Capacitors; Clocks; Delays; Power demand; ADC; SAR ADC; analog-to-digital converter; background timing skew calibration; subrange SAR ADC; successive approximation register ADC; time-interleaved ADC; timing skew; timing skew calibration;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2362851