Title :
Three alternative architectures of digital ratioed compressor design with application to inner-product processing
Author :
Wang, C.-C. ; Lee, P.-M. ; Huang, C.-J.
Author_Institution :
Dept. of Electr. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fDate :
3/1/2000 12:00:00 AM
Abstract :
Inner-product calculations are often required in digital neural computing. The critical path of the inner product of two binary vectors is the carry propagation delay generated from individual product terms. Three alternative architecture for arranging digital ratioed compressors are presented, to reduce the carry propagation delay in the critical path wherein an improved design of a 3-2 compressor is used to serve as the basic building element. The carry propagation delay estimation for the there architectures is also derived and compared. The theoretical analyses and Verilog simulations both indicate that one of the architectures presented might offer a suboptimal solution for summing the individual product terms in the inner-product computation. Furthermore, a real chip for the sub-optimal architecture was fabricated and fully tested. The testing results prove the correctness of its functions and performance
Keywords :
circuit layout CAD; compressors; delay estimation; neural nets; Verilog simulations; binary vectors; carry propagation delay; digital neural computing; digital ratioed compressor design; inner-product processing;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:20000382