Title :
Polycrystalline silicon thin film transistors fabricated at reduced thermal budgets by utilizing fluorinated gate oxidation
Author :
Kouvatsos, Dimitrios N. ; Hatalis, Miltiadis K.
Author_Institution :
Display Res. Lab., Lehigh Univ., Bethlehem, PA, USA
fDate :
9/1/1996 12:00:00 AM
Abstract :
Polycrystalline silicon thin film transistors have been fabricated at reduced gate oxidation thermal budgets by utilizing NF3-enhanced dry oxidation. Good performance TFTs with effective electron mobility values as high as 38 cm2/V.sec, threshold voltage values near zero, ON/OFF current ratios of up to 5×107 and subthreshold slopes of 0.3 V/dec have been fabricated at an oxidation temperature of 800°C. Stable devices at an electrical stressing field of 3 MV/cm were demonstrated. Thermal gate oxide TFTs have also been fabricated at a maximum temperature of 650°C. The effect of hydrogen plasma passivation was found to depend on process conditions and was correlated with the amount of fluorine in the area near the Si-SiO2 interface. Passivation at low power was always beneficial. Passivation at high power was highly beneficial for a limited amount of interfacial fluorine, but less beneficial or even detrimental when a large fluorine amount in the near interface area was present
Keywords :
MOSFET; electron mobility; elemental semiconductors; fluorine; oxidation; passivation; silicon; thin film transistors; 650 C; 800 C; H; H plasma passivation; NF3; NF3-enhanced dry oxidation; Si-SiO2; Si-SiO2 interface; effective electron mobility; fluorinated gate oxidation; gate oxidation thermal budget; polycrystalline Si TFTs; polysilicon TFTs; process conditions; reduced thermal budgets; stable devices; thermal gate oxide TFTs; thin film transistors; threshold voltage; Electron mobility; Hydrogen; Noise measurement; Oxidation; Passivation; Plasma devices; Plasma temperature; Silicon; Thin film transistors; Threshold voltage;
Journal_Title :
Electron Devices, IEEE Transactions on