DocumentCode :
1357883
Title :
Simultaneous routing and buffer insertion with restrictions on buffer locations
Author :
Zhou, Hai ; Wong, D.F. ; Liu, I-Min ; Aziz, Adnan
Author_Institution :
Adv. Technol. Group, Synopsys Inc., Mountain View, CA, USA
Volume :
19
Issue :
7
fYear :
2000
fDate :
7/1/2000 12:00:00 AM
Firstpage :
819
Lastpage :
824
Abstract :
During the routing of global interconnects, macro blocks form useful routing regions which allow wires to go through but forbid buffers to be inserted. They give restrictions on buffer locations. In this paper, we take these buffer location restrictions into consideration and solve the simultaneous maze routing and buffer insertion problem. Given a block placement defining buffer location restrictions and a pair of pins (a source and a sink), we give a polynomial time exact algorithm to find a buffered route from the source to the sink with minimum Elmore delay
Keywords :
buffer circuits; circuit layout CAD; delays; integrated circuit interconnections; integrated circuit layout; network routing; block placement; buffer insertion; buffer locations; global interconnects; macro blocks; maze routing; minimum Elmore delay; polynomial time exact algorithm; routing regions; Automata; Circuit synthesis; Circuit testing; Design automation; Gold; Iterative methods; Latches; Logic; Routing; Sequential circuits;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.851998
Filename :
851998
Link To Document :
بازگشت