Title :
A Quantization Error Minimization Method Using DDS-DAC for Wideband Fractional-N Frequency Synthesizer
Author :
Wu, Yi-Da ; Lai, Chang-Ming ; Lee, Chao-Cheng ; Huang, Po-Chiun
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
This paper presents a technique to reduce the quantization error in fractional division for a wideband fractional-N frequency synthesizer. By using a direct digital synthesis phase accumulator as the fractional divider and a DAC as the phase-to-pulse converter, the quantization error can be much smaller than the one by conventional sigma-delta modulated multi-modulus divider. With small quantization error, a dedicated compensation mechanism is no longer necessary for wide loop bandwidth applications. To demonstrate this concept, a prototype chip was implemented with 0.18-μm CMOS. The synthesizer consumes 19 mA from a 1.8 V supply. With 1 MHz closed-loop bandwidth, the in-band noise is -98 dBc/Hz and the 3 MHz offset noise is -122 dBc/Hz for a 1.8 GHz output. The output exhibited 27 dB phase noise reduction compared to the generic sigma-delta structure. The settling time is 2 μs under a 35 MHz frequency step.
Keywords :
direct digital synthesis; minimisation; quantisation (signal); DDS-DAC; direct digital synthesis phase accumulator; fractional division; phase-to-pulse converter; quantization error minimization method; wideband fractional-n frequency synthesizer; Clocks; Frequency conversion; Noise; Phase frequency detector; Quantization; Synthesizers; Voltage-controlled oscillators; DAC; direct digital synthesis; fractional- $N$ synthesizer; low phase noise;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2010.2064013