DocumentCode :
1359470
Title :
Methodology to derive resource aware context adaptable architectures for FPGAs
Author :
Samala, H. ; Dasu, Aravind
Author_Institution :
Dept. of Electr. & Comput. Eng., Utah State Univ., Logan, UT, USA
Volume :
4
Issue :
1
fYear :
2010
fDate :
1/1/2010 12:00:00 AM
Firstpage :
73
Lastpage :
88
Abstract :
The design of a common architecture that can support multiple data-flow patterns (or contexts) embedded in complex control flow structures, in applications like multimedia processing, is particularly challenging when the target platform is a field programmable gate array (FPGA) with heterogeneous mixture of device primitives. In this study, the authors present scheduling and mapping algorithms that use a novel area cost metric to generate resource aware context adaptable architectures. The authors present the results of a rigorous analysis of the methodology on multiple test cases. Post place and route results are compared against published techniques and show an area savings and execution time savings of 46% each.
Keywords :
VLSI; computer architecture; data flow graphs; field programmable gate arrays; multimedia computing; processor scheduling; adaptable architecture; area cost metric; data flow patterns; mapping algorithm; multimedia processing; programmable gate array; resource aware context architecture; scheduling algorithm;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2009.0047
Filename :
5354995
Link To Document :
بازگشت