DocumentCode :
1359910
Title :
An Analytical Model Relating FPGA Architecture to Logic Density and Depth
Author :
Das, Joydip ; Lam, Andrew ; Wilton, Steven J E ; Leong, Philip H W ; Luk, Wayne
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of British Columbia, Vancouver, BC, Canada
Volume :
19
Issue :
12
fYear :
2011
Firstpage :
2229
Lastpage :
2242
Abstract :
This paper presents an analytical model that relates FPGA architectural parameters to the logic size and depth of an FPGA implementation. In particular, the model relates the lookup-table size, the cluster size, and the number of inputs per cluster to the amount of logic that can be packed into each lookup-table and cluster, the number of used inputs per cluster, and the depth of the circuit after technology mapping and clustering. Comparison to experimental results shows that our model has good accuracy. We illustrate how the model can be used in FPGA architectural investigations to complement the experimental approach. The model´s accuracy, combined with the simple form of the equations, make them a powerful tool for FPGA architects to better understand and guide the development of future FPGA architectures.
Keywords :
field programmable gate arrays; reconfigurable architectures; table lookup; FPGA architecture; circuit clustering; circuit technology mapping; cluster size; logic density; logic depth; lookup-table size; Analytical models; Field programmable gate arrays; Integrated circuit modeling; Table lookup; Analytical modeling; critical path delay; early stage architecture evaluation; field-programmable gate array architectures; logic density;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2079339
Filename :
5608539
Link To Document :
بازگشت