• DocumentCode
    1361776
  • Title

    Asynchronous Current Mode Serial Communication

  • Author

    Dobkin, Rostislav Reuven ; Moyal, Michael ; Kolodny, Avinoam ; Ginosar, Ran

  • Author_Institution
    Electr. Eng. Dept., Technion - Israel Inst. of Technol., Haifa, Israel
  • Volume
    18
  • Issue
    7
  • fYear
    2010
  • fDate
    7/1/2010 12:00:00 AM
  • Firstpage
    1107
  • Lastpage
    1117
  • Abstract
    An asynchronous high-speed wave-pipelined bit-serial link for on-chip communication is presented as an alternative to standard bit-parallel links. The link employs the differential level encoded dual-rail (LEDR) two-phase asynchronous protocol, avoiding per-bit handshake and eliminating per-bit synchronization, in contrast with synchronous serial links that rely on complex clock recovery. Novel low-power current signaling driver and receiver circuits are presented, enabling high-speed communication at a very low voltage swing over long wires. In contrast, previous methods employed voltage sensing, resulting in higher swing, higher dynamic power, shorter wires or slower operation. The asynchronous current mode driver is designed to support varying data rates, and it eliminates the need for balanced codes and busy toggling that prevent deep discharge. The data cycle time of the link is equal to a single gate delay, enabling 67 Gb/s throughput in 65-nm technology. Wave-pipelining is employed also by the asynchronous SERDES circuits, to enable such high speed operation. The link was SPICE simulated for 65-nm technology, using wire models obtained by a 3-D EM solver. The link incurs lower power and area relative to synchronous and asynchronous bit-parallel communications, and these relative benefits also scale with technology.
  • Keywords
    current-mode circuits; integrated circuit interconnections; SPICE; asynchronous SERDES circuits; asynchronous current mode driver; asynchronous current mode serial communication; asynchronous high-speed wave-pipelined bit-serial link; clock recovery; differential level encoded dual-rail two-phase asynchronous protocol; low-power current signaling driver; on-chip communication; per-bit handshake; per-bit synchronization; receiver circuits; standard bit-parallel links; synchronous serial links; wave pipelining; Crosstalk; LEDR; SERDES; current signaling; serial communication;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2009.2020859
  • Filename
    5229353