DocumentCode :
1361945
Title :
New Layout Arrangement to Improve ESD Robustness of Large-Array High-Voltage nLDMOS
Author :
Chen, Wen-Yi ; Ker, Ming-Dou
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
31
Issue :
2
fYear :
2010
Firstpage :
159
Lastpage :
161
Abstract :
In high-voltage applications, large-array n-channel lateral DMOS (LA-nLDMOS) is usually required to provide high driving capability. However, without following the foundry-suggested electrostatic discharge (ESD) design guidelines in order to reduce total layout area, LA-nLDMOS is easily damaged once the parasitic bipolar junction transistor is triggered under ESD stresses. Accordingly, the bipolar triggering of LA-nLDMOS usually limits the ESD robustness of LA-nLDMOS, particularly in the open-drain structure. In this letter, a new layout arrangement for LA-nLDMOS has been proposed to suppress the bipolar triggering under ESD stresses. Measurement results in a 0.5-??m 16-V bipolar CMOS DMOS process have confirmed that the new proposed layout arrangement can successfully increase the human-body-model ESD level of the LA-nLDMOS with effective width of 3000 ??m from the original 0.75 kV up to 2.75 kV.
Keywords :
CMOS integrated circuits; bipolar transistors; electrostatic discharge; ESD robustness; bipolar CMOS DMOS process; electrostatic discharge design guidelines; large-array high-voltage nLDMOS; parasitic bipolar junction transistor; size 0.5 mum; size 3000 mum; voltage 0.75 kV; voltage 16 V; Electrostatic discharge (ESD); lateral DMOS (LDMOS); open drain;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2009.2037343
Filename :
5357417
Link To Document :
بازگشت