DocumentCode :
136252
Title :
Proposal of a process design methodology of Fully depleted SOI nMOSFET using only three photolithograph steps for educational application
Author :
Rangel, Ricardo C. ; Martino, Joao Antonio
Author_Institution :
LSI/PSI, Univ. of Sao Paulo, Sao Paulo, Brazil
fYear :
2014
fDate :
1-5 Sept. 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents, for the first time in Latin America, a simple process design methodology of Fully Depleted (FD) Silicon-On-Insulator (SOI) nMOSFET for educational application in microelectronic. A simple SOI process flow with only three photolithograph steps is proposed, thanks to the fact of using the buried oxide (intrinsic to SOI wafers) as field region, with avoid the necessity of using the contact mask. The FD SOI nMOSFETs and a complete chip test was fabricated and characterized electrically at University of Sao Paulo, resulting in good performance of SOI devices with transistor channel length from 50μm down to 0.5μm due to the thin channel silicon film as is shown in this paper. In spite of this simple SOI nMOSFET technology was developed mainly for educational proposes, it can be useful also for basic research study.
Keywords :
MOSFET; electronic engineering education; photolithography; process design; silicon-on-insulator; FD silicon-on-insulator; University of Sao Paulo; buried oxide; educational application; field region; fully depleted SOI nMOSFET; photolithograph steps; process design methodology; thin channel silicon film; transistor channel length; Education; Logic gates; MOSFET; Substrates; FD SOI; Microelectronic Education; SOI Technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics Technology and Devices (SBMicro), 2014 29th Symposium on
Conference_Location :
Aracaju
Type :
conf
DOI :
10.1109/SBMicro.2014.6940124
Filename :
6940124
Link To Document :
بازگشت