DocumentCode :
1364115
Title :
Visual Vocabulary Processor Based on Binary Tree Architecture for Real-Time Object Recognition in Full-HD Resolution
Author :
Chen, Tse-Wei ; Su, Yu-Chi ; Huang, Keng-Yen ; Tsai, Yi-Min ; Chien, Shao-Yi ; Chen, Liang-Gee
Author_Institution :
VLSI Design & Educ. Center (VDEC), Univ. of Tokyo, Tokyo, Japan
Volume :
20
Issue :
12
fYear :
2012
Firstpage :
2329
Lastpage :
2332
Abstract :
Feature matching is an indispensable process for object recognition, which is an important issue for wearable devices with video analysis functionalities. To implement a low-power SoC for object recognition, the proposed visual vocabulary processor (VVP) is employed to accelerate the speed of feature matching. The VVP can transform hundreds of 128-D SIFT vectors into a 64-D histogram for object matching by using the binary-tree-based architecture, and 16 calculators for the computations of the Euclidean distances are designed for each of the two processors in each level. A total of 126 visual words can be saved in the six-level hierarchical memory, which instantly offers the data required for the matching process, and more than 5 times of bandwidth can be saved compared with the non-binary-tree-based architecture. As a part of the recognition SoC, the VVP is implemented with the 65-nm CMOS technology, and the experimental results show that the gate count and the average power consumption are 280 K and 5.6 mW, respectively.
Keywords :
CMOS integrated circuits; high definition video; image matching; image resolution; low-power electronics; object recognition; system-on-chip; video signal processing; CMOS technology; Euclidean distances; SIFT vectors; VVP; binary tree architecture; feature matching process; full-HD resolution; low-power SoC; nonbinary-tree-based architecture; object matching; power 5.6 mW; real-time object recognition process; six-level hierarchical memory; size 65 nm; temperature 280 K; video analysis functionality; visual vocabulary processor; wearable devices; Computer architecture; Computer vision; Digital circuits; Object recognition; System-on-a-chip; Visualization; Computer vision; digital circuit; hardware architecture; object recognition; system-on-a-chip (SoC);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2170203
Filename :
6062665
Link To Document :
بازگشت