Title :
Video encoder architecture for MPEG2 real time encoding
Author :
Chen, Geng-Lin ; Pan, Jyh-Shin ; Wang, Jia-Lung
Author_Institution :
Comput. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fDate :
8/1/1996 12:00:00 AM
Abstract :
A video encoder architecture for encoding digital video signals based on the MPEG2 video standard up to the slice level is described. A function specific architecture is implemented to increase the coding efficiency and reduce the silicon area for real time encoding. A hierarchical control concept is adopted and a three-stage pipeline encoding method is used in the macroblock coding to increase the flexibility of the encoding flow and reduce the design effort. Most of the computing power for the MPEG2 encoding algorithm is utilized in motion estimation, so a separate motion estimation module is used as a coprocessor. The motion estimation algorithm adopted is a full search with the search window in the range between +47 and -48 pels in the horizontal direction and between +15 and -16 pels in the vertical direction. Simulations on several video sequences with different target bit rates are evaluated. The results show that our implementation can achieve a video quality comparable to other off-line software simulation programs using exhaustive searches
Keywords :
code standards; coprocessors; image sequences; modules; motion estimation; pipeline processing; search problems; telecommunication standards; video coding; MPEG2 encoding algorithm; MPEG2 real time encoding; MPEG2 video standard; bit rates; coding efficiency; coprocessor; digital video signals; exhaustive searches; full search; hierarchical control; macroblock coding; motion estimation algorithm; motion estimation module; offline software simulation programs; search window; silicon area reduction; simulations; slice level; three-stage pipeline encoding method; video encoder architecture; video quality; video sequences; Clocks; Control systems; Coprocessors; Discrete cosine transforms; Encoding; Motion estimation; Partitioning algorithms; Pipelines; Real time systems; Timing;
Journal_Title :
Consumer Electronics, IEEE Transactions on