DocumentCode :
1364963
Title :
An E-TSPC Divide-by-2 Circuit With Forward Body Biasing in 0.25 \\mu m CMOS
Author :
Kim, Seungsoo ; Shin, Hyunchol
Author_Institution :
Dept. of Radio Sci. & Eng., Kwangwoon Univ., Seoul, South Korea
Volume :
19
Issue :
10
fYear :
2009
Firstpage :
656
Lastpage :
658
Abstract :
A forward body biasing (FBB) technique is employed by an extended true-single-phase-clock (E-TSPC) divide-by-2 circuit in 0.25 mu m CMOS for an efficient on-chip control of power and speed. By applying the forward body bias voltage of 0.4 V, the maximum operating frequency is improved by 78% while the current dissipation is increased only by 21%. As a result, the divider figure-of-merit is improved by 46%. The phase noise however is not significantly affected by the forward body biasing. We believe that the FBB technique can be an efficient means for on-chip scaling of speed and power in E-TSPC RF frequency divider circuits.
Keywords :
CMOS integrated circuits; frequency dividers; CMOS; RF frequency divider circuits; divide-by-2 circuit; extended true-single-phase-clock; forward body biasing technique; onchip control; onchip scaling; size 0.25 mum; voltage 0.4 V; CMOS; divide-by-2; extended true single phase clock logic; forward body bias;
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/LMWC.2009.2029749
Filename :
5233755
Link To Document :
بازگشت