Title :
A 1 Gbit synchronous dynamic random access memory with an independent subarray-controlled scheme and a hierarchical decoding scheme
Author :
Lee, Kyuchan ; Kim, Changhyun ; Yoon, Hongil ; Kim, Keum-Yong ; Moon, Byung-Sik ; Lee, Sang-Bo ; Lee, Jung-Hwa ; Kim, Nam-Jong ; Cho, Soo-In
Author_Institution :
DRAM Design, Samsung Electron. Co. Ltd., Kyungki-Do, South Korea
fDate :
5/1/1998 12:00:00 AM
Abstract :
A prototype 1 Gbit synchronous DRAM with independent subarray-controlled isolation and hierarchical decoding schemes is demonstrated to alleviate the difficulties encountered in high-density devices with regard to failure analysis and performance optimization. The scheme to isolate memory arrays from “hard” defects and to overcome the dc leakages of “soft” defects with external sources allows monitoring of the leakage current for the defect analysis and testing of the device without being limited by the capabilities of on-chip voltage sources. A hierarchical decoding scheme with a dynamic CMOS series logic predecoder achieves improvements in circuit speed, power, and complexity. As a result, evaluation of the prototype devices can be facilitated, and the optimized circuit schemes achieve enhanced circuit performance. A fully working 1 Gbit synchronous DRAM with a chip size of 570 mm2 was fabricated using a 0.16 μm CMOS process and tested for excellent functionality up to 143 MHz
Keywords :
DRAM chips; decoding; failure analysis; integrated circuit reliability; integrated circuit testing; leakage currents; 0.16 micron; 1 Gbit; 143 MHz; chip size; failure analysis; hierarchical decoding scheme; independent subarray-controlled scheme; leakage current; performance optimization; series logic predecoder; soft defects; synchronous dynamic random access memory; CMOS logic circuits; Circuit testing; Condition monitoring; Decoding; Failure analysis; Leakage current; Optimization; Prototypes; SDRAM; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of