DocumentCode :
1368766
Title :
VHDL behavioral ATPG and fault simulation of digital systems
Author :
Chen, Chien-In Henry ; Noh, Tim H.
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
Volume :
34
Issue :
2
fYear :
1998
fDate :
4/1/1998 12:00:00 AM
Firstpage :
428
Lastpage :
447
Abstract :
Due to the increasing level of integration achieved by Very Large Scale Integrated (VLSI) technology, traditional gate-level fault simulation is becoming more complex, difficult, and costly. Furthermore, circuit designs are increasingly being developed through the use of powerful VLSI computer-aided design (CAD) synthesis tools which emphasize circuit descriptions using high-level representations of functional behavior, rather than physical architectures and layout. Behavior fault simulation applied to the top functional level models described using a hardware description language offers a very attractive alternative to these problems. A new way to simulate the behavioral fault models using the hardware description language (HDL), such as VHDL, is presented. Tests were generated by carrying out the behavioral fault simulation for a few circuit models. For comparison, a gate-level fault simulation on the equivalent circuit, produced via a synthesis tool, was used. The performance analysis shows that a very small number of test patterns generated by the behavioral automatic test pattern generation (ATPG)/fault simulation system detected around 98 percent of the testable gate-level faults that were detected by random test
Keywords :
VLSI; automatic test software; fault diagnosis; hardware description languages; high level synthesis; integrated circuit testing; logic testing; VHDL behavioral ATPG; VLSI CAD synthesis; behavioral fault models; control program; digital systems; fault mapper; fault simulation; gate-level fault grading; high-level designs; performance analysis; testable gate-level faults; very small number of test patterns; Automatic test pattern generation; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Computational modeling; Design automation; Digital systems; Hardware design languages; Very large scale integration;
fLanguage :
English
Journal_Title :
Aerospace and Electronic Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9251
Type :
jour
DOI :
10.1109/7.670325
Filename :
670325
Link To Document :
بازگشت