DocumentCode :
1368944
Title :
Efficient Memory Repair Using Cache-Based Redundancy
Author :
Axelos, Nicholas ; Pekmestzi, Kiamal ; Gizopoulos, Dimitris
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Athens, Greece
Volume :
20
Issue :
12
fYear :
2012
Firstpage :
2278
Lastpage :
2288
Abstract :
In modern processes, conventional defect density and variability related yield losses are a major concern for the aggressive memory designs in integrated circuits. Synergistic action for memory repair at the circuit and architectural level is essential to maintain the yields and profitability of past technology nodes. In this paper, we propose a scalable memory repair architecture that utilizes a set of direct-mapped cache banks to replace faulty words. Statistical and mathematical probability analysis shows that the proposed scheme achieves high repairability levels with low area and static power dissipation overheads, the latter being a dominant issue in nanometer technologies. It is therefore a suitable solution along with other mature memory repair techniques, to enhance the overall repairability features and guarantee the correct and reliable operation of embedded memories in nanometer technologies.
Keywords :
cache storage; memory architecture; probability; redundancy; statistical analysis; cache-based redundancy; conventional defect density; direct-mapped cache bank; integrated circuit; mathematical probability analysis; nanometer technology; repairability feature; scalable memory repair architecture; static power dissipation overhead; statistical analysis; synergistic action; Circuit faults; Fault tolerance; Memory architecture; Random access memory; Redundancy; Reliability; Cache; fault tolerance; memory; redundancy; reliability; repair;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2170593
Filename :
6069833
Link To Document :
بازگشت