DocumentCode
1369372
Title
Echelon: a multilayer detailed area router
Author
Guruswamy, Mohan ; Wong, D.F.
Author_Institution
Motorola Inc., Austin, TX, USA
Volume
15
Issue
9
fYear
1996
fDate
9/1/1996 12:00:00 AM
Firstpage
1126
Lastpage
1136
Abstract
We present a general multilayer area router for performing detailed routing in integrated circuits. This router is based on a novel grid construction scheme which considers the differing design rules of the routing layers and produces more wiring tracks than a uniform grid scheme. Our router is very general and flexible and is designed to handle all the physical constraints of a CMOS custom cell layout problem for an arbitrary number of routing layers. The router has been incorporated into the Custom Cell Synthesizer project at MCC. It has produced better results than uniform gridded routers and improved the capability of the system by providing routing flexibility and supporting features needed to handle a wide range of design styles in generating CMOS custom cells
Keywords
CMOS integrated circuits; application specific integrated circuits; integrated circuit layout; network routing; CMOS custom cell layout; Custom Cell Synthesizer; Echelon; design rules; integrated circuit; multilayer detailed area router; nonuniform grid; wiring tracks; Compaction; Mesh generation; Nonhomogeneous media; Pins; Routing; Semiconductor device modeling; Shape; Synthesizers; Wires; Wiring;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/43.536718
Filename
536718
Link To Document