DocumentCode :
1369704
Title :
Clock Skew Minimization in Multi-Voltage Mode Designs Using Adjustable Delay Buffers
Author :
Su, Yu-Shih ; Hon, Wing-Kai ; Yang, Cheng-Chih ; Chang, Shih-Chieh ; Chang, Yeong-Jar
Author_Institution :
Ind. Technol. Res. Inst., Hsinchu, Taiwan
Volume :
29
Issue :
12
fYear :
2010
Firstpage :
1921
Lastpage :
1930
Abstract :
In synchronous circuit designs, clock skew is difficult to minimize because a single physical layout of a clock tree must satisfy multiple constraints in a complicated power mode environment where certain modules may operate with different voltages. In this paper, we use adjustable delay buffers (ADB) whose delays can be tuned or adjusted to minimize clock skew under different power modes. Assuming that the positions of k ADBs are already determined, we first propose a linear-time optimal algorithm which assigns the values of ADBs so that the skew is optimal among all possible ADB assignments with a possibility of latency penalty. Then, we propose a modified optimal algorithm without latency penalty. We also propose an efficient heuristic to determine good positions for ADBs. Our results show significant improvement when compared to cases without ADBs.
Keywords :
delays; minimisation; network synthesis; adjustable delay buffers; clock skew minimization; latency penalty; linear-time optimal algorithm; multivoltage mode designs; power mode environment; synchronous circuit designs; Algorithm design and analysis; Circuit synthesis; Clocks; Delay; Layout; Minimization; Synchronization; Algorithms; post-silicon tuning; reliability; skew minimization;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2061654
Filename :
5621030
Link To Document :
بازگشت