• DocumentCode
    1369752
  • Title

    An Analytical Approach for Network-on-Chip Performance Analysis

  • Author

    Ogras, Umit Y. ; Bogdan, Paul ; Marculescu, Radu

  • Author_Institution
    Strategic CAD Labs., Intel Corp., Hillsboro, OR, USA
  • Volume
    29
  • Issue
    12
  • fYear
    2010
  • Firstpage
    2001
  • Lastpage
    2013
  • Abstract
    Networks-on-chip (NoCs) have recently emerged as a scalable alternative to classical bus and point-to-point architectures. To date, performance evaluation of NoC designs is largely based on simulation which, besides being extremely slow, provides little insight on how different design parameters affect the actual network performance. Therefore, it is practically impossible to use simulation for optimization purposes. In this paper, we present a mathematical model for on-chip routers and utilize this new model for NoC performance analysis. The proposed model can be used not only to obtain fast and accurate performance estimates, but also to guide the NoC design process within an optimization loop. The accuracy of our approach and its practical use is illustrated through extensive simulation results.
  • Keywords
    circuit optimisation; network routing; network-on-chip; design parameters; network-on-chip performance analysis; on-chip routers; optimization loop; performance evaluation; Analytical models; Mathematical model; Optimization; Performance analysis; Performance evaluation; Simulation; System-on-a-chip; Multiprocessor systems-on-chip (MPSoCs); networks-on-chip (NoCs); performance analysis;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2010.2061613
  • Filename
    5621037