DocumentCode :
1370175
Title :
RIDDLE: a foundation for test generation on a high-level design description
Author :
Silberman, Gabriel M. ; Spillinger, Ilan
Author_Institution :
Technion-Israel Inst. of Technol., Haifa, Israel
Volume :
40
Issue :
1
fYear :
1991
fDate :
1/1/1991 12:00:00 AM
Firstpage :
80
Lastpage :
87
Abstract :
A formal approach to the analysis of a combinational circuit described at the high level is presented. It produces information conducive to the acceleration of test generation algorithms. This analysis yields, as its main product, information which can be used to reduce the amount of effort expended during backtracing, by guiding this process towards decisions (assignments) less likely to cause conflicts and minimizing the amount of work between backtracks. RIDDLE, an algorithm which performs this analysis in time linear in the number of signals, is introduced. Experimental results for the special case of combinational gate-level designs are also given
Keywords :
VLSI; combinatorial circuits; logic testing; RIDDLE; VLSI testing; backtracing; combinational circuit; combinational gate-level designs; formal approach; high-level design description; test generation; Algorithm design and analysis; Circuit testing; Complexity theory; Helium; Information analysis; Life estimation; Performance analysis; Signal analysis; Test pattern generators; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.67322
Filename :
67322
Link To Document :
بازگشت