DocumentCode :
1370452
Title :
A 4.5-mW 900-MHz CMOS receiver for wireless paging
Author :
Darabi, Hooman ; Abidi, Asad A.
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
Volume :
35
Issue :
8
fYear :
2000
Firstpage :
1085
Lastpage :
1096
Abstract :
An ultralow-power 900-MHz receiver implemented on a single CMOS chip is intended for use in FLEX wireless paging. The receiver uses an indirect conversion to zero intermediate frequency (IF) to suppress the flicker noise corner in the second mixer to less than 1 kHz. Various techniques for low-power design, most of them unique to CMOS, are presented, with theoretical support and experimental verifications. The receiver, fabricated in a 0.25-/spl mu/m standard CMOS process, achieves 7.4-dS noise figure at 1.6 kHz with -25-dBm IIP3 on a 1.5 V supply. The voltage-controlled oscillator (VCO) has a phase noise of -98 dBc/Hz at 25 kHz offset. The nominal receiver bias current of 3 mA is higher than the expected 2 mA because of unanticipated losses in coupling capacitors.
Keywords :
CMOS integrated circuits; UHF integrated circuits; low-power electronics; paging communication; radio receivers; 0.25 micron; 1.5 V; 4.5 mW; 7.4 dB; 900 MHz; CMOS chip; FLEX wireless paging receiver; RF circuit; low power design; 1f noise; CMOS process; Circuits; Frequency shift keying; Inductors; MOSFETs; Noise figure; Paging strategies; Radio frequency; Resistors;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.859497
Filename :
859497
Link To Document :
بازگشت