DocumentCode :
1370468
Title :
Repeater design to reduce delay and power in resistive interconnect
Author :
Adler, Victor ; Friedman, Eby G.
Author_Institution :
Dept. of Electr. Eng., Rochester Univ., NY, USA
Volume :
45
Issue :
5
fYear :
1998
fDate :
5/1/1998 12:00:00 AM
Firstpage :
607
Lastpage :
616
Abstract :
In large chips, the propagation delay of the data and clock signals can limit performance due to long resistive interconnect. The insertion of repeaters alleviates the quadratic increase in propagation delay with interconnect length while decreasing power dissipation by reducing short-circuit current, In order to develop a repeater design methodology, a timing model characterizing a complementary metal-oxide-semiconductor (CMOS) inverter driving a resistance-capacitance (RC) load is presented. The model is based on the Sakurai short-channel α-power law model of transistor operation. The inverter model is applied to the problem of repeaters to produce design expressions for determining the optimum number of uniformly sized repeaters to be inserted along a resistive interconnect line for reduced delay. For a wide variety of typical RC loads, this analytical repeater model exhibits a maximum error of 16% as compared to a dynamic circuit simulator (SPICE). The advantage of uniformly sized repeaters versus tapered-buffer repeaters is also investigated using the repeater model presented in this paper. It is shown that uniform repeaters remain advantageous over tapered buffers and tapered-buffer repeaters even with relatively small resistive RC loads. An expression for the short-circuit power dissipation of a repeater driving an RC load is presented, A comparison of the short-circuit power dissipation to the dynamic power dissipation in repeater chains and related power/delay tradeoffs are made
Keywords :
CMOS digital integrated circuits; VLSI; delays; integrated circuit design; integrated circuit interconnections; timing; CMOS inverter model; RC load; Sakurai short-channel α-power law model; analytical repeater model; clock signals; data signals; delay reduction; dynamic power dissipation; interconnect length; power reduction; power/delay tradeoffs; propagation delay; repeater chains; repeater design methodology; resistance-capacitance load; resistive interconnect; short-circuit current reduction; short-circuit power dissipation; timing model; transistor operation; uniformly sized repeaters; Analytical models; Clocks; Design methodology; Integrated circuit interconnections; Inverters; Power dissipation; Propagation delay; Repeaters; Semiconductor device modeling; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.673643
Filename :
673643
Link To Document :
بازگشت