Title :
A low-noise fast-lock phase-locked loop with adaptive bandwidth control
Author :
Lee, Joonsuk ; Kim, Beomsup
Author_Institution :
Boston Design Center, IBM Electron., Lowell, MA, USA
Abstract :
This paper presents a salient analog phase-locked loop (PLL) that adaptively controls the loop bandwidth according to the locking status and the phase error amount. When the phase error is large, such as in the locking mode, the PLL increases the loop bandwidth and achieves fast locking. On the other hand, when the phase error is small, this PLL decreases the loop bandwidth and minimizes output jitters. Based on an analog recursive bandwidth control algorithm, the PLL achieves the phase and frequency lock in less than 30 clock cycles without pre-training, and maintains the cycle-to-cycle jitter within 20 ps (peak-to-peak) in the tracking mode. A feed forward-type duty-cycle corrector is designed to keep the 50% duty cycle ratio over all operating frequency range.
Keywords :
adaptive control; phase locked loops; adaptive bandwidth control; analog phase locked loop; feedforward duty cycle corrector; jitter; phase error; recursive algorithm; Adaptive control; Bandwidth; Clocks; Frequency; Hardware; Jitter; Phase locked loops; Programmable control; Signal generators; Signal processing algorithms;
Journal_Title :
Solid-State Circuits, IEEE Journal of