DocumentCode
1370907
Title
Dual-edge triggered sense amplifier flip-flop for resonant clock distribution networks
Author
Esmaeili, S.E. ; Al-Khalili, A.J. ; Cowan, Glenn E. R.
Author_Institution
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, QC, Canada
Volume
4
Issue
6
fYear
2010
fDate
11/1/2010 12:00:00 AM
Firstpage
499
Lastpage
514
Abstract
A dual-edge sense amplifier flip-flop (DE-SAFF) for resonant clock distribution networks (CDNs) is proposed. The clocking scheme used to enable dual-edge triggering in the proposed SAFF reduces short circuit power by allowing the precharging transistors to be switched on only for a portion of the clock period. The extracted circuit layout of the proposed DE-SAFF has been simulated in STMicroelectronics 90 nm technology with a resonant clock signal at a frequency of 500 MHz. Simulation results show correct functionality of the flip-flip under process, voltage and temperature variations. Two low-power clocking techniques, the dual-edge triggering method and the emerging resonant (sinusoidal) clocking technique, have been combined to enable further power reduction in the CDN. Modelling the resonant clock distribution system with the proposed flip-flop illustrates that dual-edge triggering can achieve up to 58% reduction in the power consumption of resonant clock networks.
Keywords
CMOS logic circuits; clock distribution networks; distributed amplifiers; flip-flops; integrated circuit layout; power consumption; transistors; trigger circuits; STMicroelectronics 90 nm technology; circuit layout; dual edge triggered sense amplifier flip-flop; emerging resonant clocking technique; frequency 500 MHz; precharging transistors; resonant clock distribution networks; resonant clock signal; short circuit power reduction; size 90 nm;
fLanguage
English
Journal_Title
Computers & Digital Techniques, IET
Publisher
iet
ISSN
1751-8601
Type
jour
DOI
10.1049/iet-cdt.2010.0005
Filename
5621950
Link To Document