DocumentCode :
137299
Title :
A 12b 53 mW 195 MS/s pipeline ADC with 82dB SFDR using split-ADC calibration
Author :
Sehgal, Rohan ; van der Goes, Frank ; Bult, Klaas
Author_Institution :
Broadcom Corp., Bunnik, Netherlands
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
67
Lastpage :
70
Abstract :
A 12-bit pipeline ADC with residue amplifiers calibrated for gain and distortion is presented. The settling accuracy of the residue amplifiers was lowered in order to achieve higher energy efficiency, and the resulting errors were corrected in multiple stages using a split-ADC calibration technique. Starting from a typical opamp implementation, the power consumption of the residue amplifier was reduced by roughly 70% in the first two stages and by 50% in the remaining stages. The ADC was implemented in 40nm digital CMOS and shows a Schreier figure-of-merit of 157.4 dB at 1V supply, sampling at 195MS/s, with an SNDR/SFDR of 64.77dB/82dB.
Keywords :
CMOS analogue integrated circuits; CMOS digital integrated circuits; analogue-digital conversion; calibration; energy conservation; low-power electronics; operational amplifiers; pipeline processing; power aware computing; 12-bit pipeline ADC; SFDR; Schreier figure-of-merit; digital CMOS; energy efficiency; opamp implementation; power 53 mW; power consumption; residue amplifiers; settling accuracy; split-ADC calibration; voltage 1 V; word length 12 bit; Accuracy; Calibration; Clocks; Gain; Latches; Pipelines; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942023
Filename :
6942023
Link To Document :
بازگشت