DocumentCode :
137300
Title :
A 50V input range 14bit 250kS/s ADC with 97.8dB SFDR and 80.2dB SNR
Author :
Ozkaya, Ipek ; Gurleyuk, Cagri ; Ergul, Atilim ; Akkaya, Ali ; Aksin, Devrim Yilmaz
Author_Institution :
Fac. of Electr. & Electron. Eng., Istanbul Tech. Univ., Istanbul, Turkey
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
71
Lastpage :
74
Abstract :
A 50V input range, common-mode and differential, 14bit 2-step SAR ADC is presented. The ADC operating at 250kS/s for a 50VPP input signal on a 15V common-mode voltage achieves 97,8dB SFDR and 80:2dB SNR, while consuming 4.29mW from a single 3.3V supply. The 2-step architecture accomplishes an increase in resolution by reusing conversion residue, with a time-shared configurable amplifier/comparator block and SAR hardware. The high SFDR figure achieved without trimming, calibration or tuning asserts the linearity of the implemented high-voltage bootstrapped switch and the capacitive DAC array. The ADC provides an alternative, lower-power solution to high voltage data acquisition, by removing the need for off chip or silicon expensive components.
Keywords :
amplifiers; analogue-digital conversion; comparators (circuits); data acquisition; 2-step architecture; SAR ADC; capacitive DAC array; common-mode voltage; conversion residue reuse; high voltage data acquisition; high-voltage bootstrapped switch; time-shared configurable amplifier block; time-shared configurable comparator block; voltage 15 V; voltage 3.3 V; voltage 50 V; word length 14 bit; Arrays; CMOS process; Capacitance; Capacitors; Linearity; Silicon; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942024
Filename :
6942024
Link To Document :
بازگشت