DocumentCode :
137301
Title :
A 6.2mW 7b 3.5GS/s time interleaved 2-stage pipelined ADC in 40nm CMOS
Author :
Spagnolo, A. ; Verbruggen, Bob ; D´Amico, S. ; Wambacq, Piet
Author_Institution :
imec, Leuven, Belgium
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
75
Lastpage :
78
Abstract :
A 7b time interleaved hybrid ADC in 40nm CMOS is presented. The ADC consists of two pipelined stages and combines an intrinsically linear SAR with a fully calibrated binary search architecture to achieve energy efficiency. The first stage of each channel consists of a 3b SAR followed by a dynamic amplifier merged with a comparator. The second stage is a 3b comparator-based asynchronous binary search with threshold calibration to compensate amplifier nonlinearity. The calibration references are generated on chip by using the DAC embedded in the first stage. The prototype achieves a peak SNDR of 38dB at 3.5GS/s while consuming approximately 6.2mW.
Keywords :
CMOS digital integrated circuits; amplifiers; analogue-digital conversion; calibration; comparators (circuits); digital-analogue conversion; energy conservation; CMOS; DAC embedded; amplifier nonlinearity compensation; asynchronous binary search; comparator; dynamic amplifier; energy efficiency; fully calibrated binary search architecture; intrinsically linear SAR; peak SNDR; power 6.2 mW; size 40 nm; threshold calibration reference; time interleaved 2-stage pipelined ADC; time interleaved hybrid ADC; word length 7 bit; CMOS integrated circuits; Calibration; Clocks; Complexity theory; Frequency measurement; Power demand; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942025
Filename :
6942025
Link To Document :
بازگشت