Title :
A 50V high-speed level shifter with high dv/dt immunity for multi-MHz DCDC converters
Author :
Wittmann, Juergen ; Rosahl, Thoralf ; Wicht, Baptiste
Author_Institution :
Robert Bosch Center for Power Electron., Reutlingen Univ., Reutlingen, Germany
Abstract :
Size and cost of a switched mode power supply can be reduced by increasing the switching frequency. The maximum switching frequency and the maximum input voltage range, respectively, is limited by the minimum propagated on-time pulse, which is mainly determined by the level shifter speed. At switching frequencies above 10 MHz, a voltage conversion with an input voltage range up to 50 V and output voltages below 5 V requires an on-time of a pulse width modulated signal of less than 5 ns. This cannot be achieved with conventional level shifters. This paper presents a level shifter circuit, which controls an NMOS power FET on a high-voltage domain up to 50 V. The level shifter was implemented as part of a DCDC converter in a 180 nm BiCMOS technology. Experimental results confirm a propagation delay of 5 ns and on-time pulses of less than 3 ns. An overlapping clamping structure with low parasitic capacitances in combination with a high-speed comparator makes the level shifter also very robust against large coupling currents during high-side transitions as fast as 20 V/ns, verified by measurements. Due to the high dv/dt, capacitive coupling currents can be two orders of magnitude larger than the actual signal current. Depending on the conversion ratio, the presented level shifter enables an increase of the switching frequency for multi-MHz converters towards 100 MHz. It supports high input voltages up to 50 V and it can be applied also to other high-speed applications.
Keywords :
BiCMOS integrated circuits; DC-DC power convertors; MOS integrated circuits; PWM power convertors; comparators (circuits); 180 nm BiCMOS technology; capacitive coupling currents; cost reduction; frequency 10 MHz; high dv-dt Immunity; high-speed comparator; high-speed level shifter; level NMOS power FET; level shifter speed; low parasitic capacitances; maximum input voltage range; maximum switching frequency; multi MHz DCDC converters; overlapping clamping structure; pulse width modulated signal; size reduction; switched mode power supply; voltage 5 V; voltage 50 V; voltage conversion; Clamps; Couplings; Field effect transistors; Logic gates; MOS devices; Pulse width modulation; Switches;
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
Print_ISBN :
978-1-4799-5694-4
DOI :
10.1109/ESSCIRC.2014.6942044