DocumentCode :
137335
Title :
An 11b 900 MS/s time-interleaved sub-ranging pipelined-SAR ADC
Author :
Yan Zhu ; Chi-Hang Chan ; Seng-Pan U ; Martins, Rui P.
Author_Institution :
State-Key Lab. of Analog & Mixed Signal VLSI, Univ. of Macau, Macao, China
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
211
Lastpage :
214
Abstract :
This paper presents a sub-ranging 6-way time-interleaved pipelined-SAR ADC that achieves 900MS/s and 9.3 ENOB in 65nm CMOS. The architecture optimization is based on a pipelined-SAR structure that obtains high-speed with an optimized number of channels, thus leading to relaxed calibration with higher efficiency in power and area consumption. The proposed channel-selection-embedded bootstrap performs sampling instants synchronization without additional components, thus effectively suppressing the spurs from time skews below -65 dBFS. The mismatch errors due to offset and gain are all solved on-chip, whose spurs are suppressed below -67 dBFS. The prototype achieves 66 dB SFDR and 51.5 dB SNDR with a Nyquist input exhibiting a FoM of 56 fJ/conv.step.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; optimisation; synchronisation; CMOS technology; ENOB; Nyquist input; calibration; channel-selection-embedded bootstrap; noise figure 51.5 dB; noise figure 66 dB; optimization; power consumption; size 65 nm; subranging 6-way time-interleaved pipelined-SAR ADC architecture; synchronization; word length 11 bit; CMOS integrated circuits; Calibration; Clocks; Frequency measurement; Gain; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942059
Filename :
6942059
Link To Document :
بازگشت