DocumentCode :
137336
Title :
A complementary dynamic residue amplifier for a 67 dB SNDR 1.36 mW 170 MS/s pipelined SAR ADC
Author :
Malki, Badr ; Verbruggen, Bob ; Wambacq, Piet ; Deguchi, Kenta ; Iriguchi, Masao ; Craninckx, Jan
Author_Institution :
Imec, Leuven, Belgium
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
215
Lastpage :
218
Abstract :
A complementary dynamic single-stage residue amplifier for a pipelined SAR ADC is presented. It re-uses charge typically wasted during the reset phase, and hence improves efficiency by a factor 2× in this block that often dominates the fundamental noise/power trade-off of the ADC. The residue amplifier achieves 90 μVrms input noise for an energy consumption of 1.5 pJ. It is used in a 2-times interleaved 6b coarse/8b fine pipelined SAR ADC. The 40nm CMOS prototype achieves 11 ENOB at 20 MS/s while consuming 165 μW, leading to an energy per conversion step of 4 fJ. It maintains more than 10.8 ENOB at low input frequencies for a clock frequency up to 180 MS/s.
Keywords :
CMOS integrated circuits; amplifiers; analogue-digital conversion; CMOS prototype; complementary dynamic single-stage residue amplifier; energy 1.5 pJ; energy 4 fJ; fundamental noise trade-off; pipelined SAR ADC; power 1.36 mW; power 165 muW; power trade-off; reset phase; CMOS integrated circuits; Capacitance; Capacitors; Clocks; Energy consumption; Gain; Noise; CMOS 40cm; Common mode detector; Pipelined SAR ADC; SDR; dynamic residue amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942060
Filename :
6942060
Link To Document :
بازگشت