DocumentCode :
137344
Title :
Clock and synchronization networks for a 3GHz 64bit ARMv8 8-core SoC
Author :
Ravezzi, L. ; Partovi, H. ; Wang, Dongping ; Wang, Chingyue ; Cohen, Reuven ; Ashcraft, M. ; Yeung, A. ; Harvard, Q. ; Homer, R. ; Ngai, J. ; Favor, G.
Author_Institution :
Appl. Micro Circuits Corp., Sunnyvale, CA, USA
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
247
Lastpage :
250
Abstract :
This paper describes the clock distribution and synchronization network for a 64bit ARMv8 8-core microprocessor. Embedded in a SoC for cloud computing platforms, the processor is fabricated in a 40nm CMOS technology and operates at 3.0GHz. The system PLL has a measured rms jitter <;1psec and features dynamic frequency hopping for DVFS applications. In conjunction with a Star/H/Mesh topology, the clock distribution uses both CML and CMOS circuits to minimize period jitter and nominally achieves <;9psec of skew (2.7% of clock period). By using local Duty Cycle Adjustment circuits in each core to properly offset the clock duty cycle and ease timing critical paths, the processor performance improves by more than 5%. A simple probing circuit for high speed clock measurements can be used to monitor the high frequency excursions of the internal supply to counteract any timing violation that could occur. Finally an enhanced latch, which improves MTBF by up to 5 orders of magnitudes and thus is suited for high speed synchronization operations, is proposed.
Keywords :
CMOS digital integrated circuits; clock distribution networks; clocks; cloud computing; field effect MMIC; microcontrollers; network topology; performance evaluation; power aware computing; synchronisation; system-on-chip; timing jitter; ARMv8 8-core SoC; ARMv8 8-core microprocessor; CML circuits; CMOS circuits; DVFS applications; MTBF improvement; PLL; clock distribution; cloud computing platforms; dynamic frequency hopping; frequency 3 GHz; high frequency excursion monitoring; high speed clock measurements; high speed synchronization operations; local duty cycle adjustment circuits; period jitter minimization; probing circuit; processor performance improvement; rms jitter; size 40 nm; star-H-mesh topology; synchronization networks; timing violation; word length 64 bit; CMOS integrated circuits; Clocks; Frequency measurement; Latches; Monitoring; Phase locked loops; Synchronization; CMOS; Clock distribution; DCC; DVFS; microprocessor; multi-core; supply droop; synchronizer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942068
Filename :
6942068
Link To Document :
بازگشت