Title :
Motorola´s 88000 family architecture
Author_Institution :
Motorola Inc., Austin, TX, USA
fDate :
6/1/1990 12:00:00 AM
Abstract :
The initial members of the 88000 family of high-performance 32-bit microprocessor are the 88100 processor and the 88200 cache and memory management unit (CMMU). The processor manipulates integer and floating-point data and initiates instruction and data memory transactions. The CMMU minimizes the latency of main memory requests by maintaining a cache for data transaction and a cache for memory management translations. A typical system consists of one processor and two identical cache chips, one servicing instruction fetch requests, the other servicing data read and write requests. The overall design process for the 88000 family is described, and the integer instructions are discussed. Decisions made with respect to the processor, cache, and software are examined. Some data on the use of the instruction set by the available compilers and the efficiency of the cache and memory systems are presented.<>
Keywords :
digital arithmetic; microprocessor chips; 32 bit; 88100 processor; 88200 cache and memory management unit; Motorola´s 88000 family architecture; data read and write requests; instruction fetch requests; integer instructions; Delay; Memory management; Microprocessors; Process design;
Journal_Title :
Micro, IEEE