Title :
Memory efficient multi-rate regular LDPC decoder for CMMB
Author :
Lee, So-Jin ; Park, Joo-Yul ; Chung, Ki-Seok
Author_Institution :
Dept. of Electron., Comput. & Commun. Eng., Hanyang Univ., Seoul, South Korea
fDate :
11/1/2009 12:00:00 AM
Abstract :
In this paper, we propose a memory efficient multi-rate Low Density Parity Check (LDPC) decoder for China Mobile Multimedia Broadcasting (CMMB). We find the best trade-off between the performance and the circuit area by designing a partially parallel decoder which is capable of passing multiple messages in parallel. By designing an efficient address generation unit (AGU) with an index matrix, we could reduce both the amount of memory requirement and the complexity of computation. The proposed regular LDPC decoder was designed in Verilog HDL and was synthesized by Synopsys¿ Design Compiler using Chartered 0.18 ¿m CMOS cell library. The synthesized design has the gate size of 455 K (in NAND2). For the two code rates supported by CMMB, the rate-1/2 decoder has a throughput of 14.32 Mbps, and the rate-3/4 decoder has a throughput of 26.97 Mbps. Compared with a conventional LDPC for CMMB, our proposed design requires only 0.39% of the memory.
Keywords :
CMOS integrated circuits; broadcasting; decoding; hardware description languages; mobile communication; multimedia communication; parity check codes; CMOS cell library; China mobile multimedia broadcasting; Verilog HDL; address generation unit; bit rate 14.32 Mbit/s; bit rate 26.97 Mbit/s; index matrix; low density parity check decoder; partially parallel decoder; size 0.18 mum; 4G mobile communication; Circuits; Decoding; Digital multimedia broadcasting; Hardware design languages; Mobile communication; Multimedia communication; Parallel architectures; Parity check codes; Throughput; CMMB, Low Density Parity Check (LDPC) codes, Multi-rate support, Partially parallel decoder.;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2009.5373744