DocumentCode :
1377301
Title :
A 1/2 \\times {\\hbox {VDD}} to 3 \\times {\\hbox {VDD}} Bidirectional I/O Buffer With a Dy
Author :
Wang, Chua-Chin ; Hsu, Chia-Hao ; Liu, Yi-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
Volume :
57
Issue :
7
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
1642
Lastpage :
1653
Abstract :
This paper presents a wide-range I/O buffer able to transmit and receive signals of 0.9/1.2/1.8/3.3/5.0 V by using a typical 0.18 μm CMOS process. The Dynamic gate bias circuit in the proposed I/O buffer is composed of two voltage converters, an EOS (Electrical Overstress) protector, and standard logic cells. A High voltage detector detects voltage level of VDDIO and then generates several bias voltages to the Dynamic gate bias circuit. By using the Dynamic gate bias generator to generate appropriate gate drives for the triple-stacked MOS transistors in the Output stage, the gate-oxide overstress and hot-carrier degradation are avoided. A Floating N-well circuit in the proposed I/O buffer is used to remove undesirable leakage current paths. The proposed I/O buffer can operate at 10/40/50/40/10 MHz when VDDIO are biased at 5.0/3.3/1.8/1.2/0.9 V, respectively. The maximum speed is 50 MHz given a 19 pF load. The maximum static power consumption is merely 3.9 μW justified by the measurements on silicon.
Keywords :
CMOS integrated circuits; MOSFET; buffer circuits; logic circuits; CMOS process; bidirectional I/O buffer; dynamic gate bias circuit; dynamic gate bias generator; logic cells; triple-stacked MOS transistors; Dynamic gate bias; I/O buffer; floating N-well; mixed-voltage tolerant; wide-range;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2009.2036054
Filename :
5373848
Link To Document :
بازگشت