DocumentCode :
1377584
Title :
The Design of Fast-Settling Three-Stage Amplifiers Using the Open-Loop Damping Factor as a Design Parameter
Author :
Nguyen, Ray ; Murmann, Boris
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
Volume :
57
Issue :
6
fYear :
2010
fDate :
6/1/2010 12:00:00 AM
Firstpage :
1244
Lastpage :
1254
Abstract :
This paper presents an open-loop design method for fast-settling three-stage class-A amplifiers. Specifically, using the open-loop damping factor as a design parameter, the presented method delivers robust settling performance of a third-order system in the presence of process and component variation. As an illustration of the proposed approach, we show Spice simulation results of a nested-Miller-compensated three-stage-amplifier designed in 0.35-μm CMOS technology. The design achieves a 1% and 0.1% dynamic-error settling times of 6.4 ns and 13.7 ns, respectively, at a gain-bandwidth product of 55 MHz and a dynamic range of 80 dB, while consuming 5.4 mW from a 3-V supply.
Keywords :
CMOS analogue integrated circuits; amplifiers; damping; CMOS technology; Spice simulation; bandwidth 55 MHz; damping factor; nested-Miller-compensated three-stage-amplifier design; open-loop design method; power 5.4 mW; size 0.35 mum; time 13.7 ns; time 6.4 ns; voltage 3 V; Optimal settling performance; phase margin; three-stage amplifier;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2009.2031763
Filename :
5373888
Link To Document :
بازگشت