DocumentCode :
1379199
Title :
A low jitter 0.3-165 MHz CMOS PLL frequency synthesizer for 3 V/5 V operation
Author :
Yang, Howard C. ; Lee, Lance K. ; Co, Ramon S.
Author_Institution :
Shanghai Belling Microelectron. Manuf. Co. Ltd., China
Volume :
32
Issue :
4
fYear :
1997
fDate :
4/1/1997 12:00:00 AM
Firstpage :
582
Lastpage :
586
Abstract :
This paper describes a phase-locked loop (PLL) based frequency synthesizer. The voltage-controlled oscillator (VCO) utilizing a ring of single-ended current-steering amplifiers (CSA) provides low noise, wide operating frequencies, and operation over a wide range of power supply voltage. A programmable charge pump circuit automatically configures the loop gain and optimizes it over the whole frequency range. The measured PLL frequency ranges are 0.3-165 MHz and 0.3-100 MHz at 5 V and 3 V supplies, respectively (the VCO frequency is twice PLL output). The peak-to-peak jitter is 81 ps (13 ps rms) at 100 MHz. The chip is fabricated with a standard 0.8-μm n-well CMOS process
Keywords :
CMOS digital integrated circuits; digital phase locked loops; frequency synthesizers; jitter; voltage-controlled oscillators; 0.3 to 165 MHz; 0.8 micron; 3 V; 5 V; 81 ps; CMOS PLL; frequency synthesizer; n-well CMOS process; operating frequencies; peak-to-peak jitter; power supply voltage; programmable charge pump circuit; single-ended current-steering amplifiers; voltage-controlled oscillator; Charge pumps; Circuit noise; Frequency measurement; Frequency synthesizers; Jitter; Low-noise amplifiers; Operational amplifiers; Phase locked loops; Power supplies; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.563681
Filename :
563681
Link To Document :
بازگشت