DocumentCode :
1379557
Title :
Reversible energy recovery logic circuit without non-adiabatic energy loss
Author :
Lim, Joonho ; Kwon, Kipaek ; Chae, Soo-Ik
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., South Korea
Volume :
34
Issue :
4
fYear :
1998
fDate :
2/19/1998 12:00:00 AM
Firstpage :
344
Lastpage :
346
Abstract :
The authors propose a reversible energy recovery logic (RERL) circuit for ultra-low-energy consumption, which consumes only adiabatic energy loss and leakage current loss by completely eliminating non-adiabatic energy loss. It is a dual-rail adiabatic circuit using the concept of reversible logic with a new eight-phase clocking scheme. Simulation results show that at low-speed operation, the RERL consumes much less energy than the complementary static CMOS circuit and other adiabatic logic circuits
Keywords :
VLSI; clocks; integrated logic circuits; leakage currents; RERL; adiabatic energy loss; dual-rail adiabatic circuit; eight-phase clocking scheme; leakage current loss; reversible energy recovery logic circuit; ultra-low-energy consumption;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19980261
Filename :
675683
Link To Document :
بازگشت