Title :
Structure design and reliability assessment of double-sided with double-chip stacking packaging
Author :
Yen-Fu Su ; Chun-Te Lin ; Tzu-Ying Kuo ; Kuo-Ning Chiang
Author_Institution :
Dept. of Power Mech. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.
Keywords :
deformation; finite element analysis; integrated circuit interconnections; integrated circuit reliability; thermal expansion; three-dimensional integrated circuits; wafer level packaging; 3D integrated circuit; CTE; WLP; coefficient of thermal expansion; consumer electronics; deformation; double-chip stacking packaging; double-chip stacking structure; double-sided interconnections; electronic packaging; embedded fan-out; excessive strain; finite element model; passivation materials; reliability assessment; small form factor devices; solder joint; structure design; thermal cycling; thermomechanical behavior; three-dimensional integrated circuit; wafer level packaging; Abstracts; Computational modeling; Encapsulation; Load modeling; Silicon;
Conference_Titel :
Thermal, mechanical and multi-physics simulation and experiments in microelectronics and microsystems (eurosime), 2014 15th international conference on
Conference_Location :
Ghent
Print_ISBN :
978-1-4799-4791-1
DOI :
10.1109/EuroSimE.2014.6813809