DocumentCode :
1381308
Title :
Lattice Reduction for MIMO Detection: From Theoretical Analysis to Hardware Realization
Author :
Gestner, Brian ; Zhang, Wei ; Ma, Xiaoli ; Anderson, David V.
Author_Institution :
Dept. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
58
Issue :
4
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
813
Lastpage :
826
Abstract :
The advent of multiple-input-multiple-output (MIMO) techniques has resulted in the generation of new design problems, especially in the baseband processing task of symbol detection. Lattice reduction (LR)-aided detection techniques have emerged as a low-complexity method to achieve the same diversity as the maximum likelihood detector. In this article we explore efficient hardware realization of the complex Lenstra, Lenstra, Lovász (CLLL) LR algorithm. We accomplish this task by first developing an understanding of the complex relationship between algorithm and hardware considerations. After proposing hardware-motivated algorithm modifications, we apply this understanding to the design of a 4 × 4 CLLL processor for MIMO detection. Hardware realization results on a Xilinx XC4VLX80-12 FPGA demonstrate that the CLLL processor has a throughput of over 3.5 M channel matrices per second, outperforming previously disclosed hardware realizations. In addition, the algorithm modifications and design procedures that we propose are easily applied to larger MIMO system sizes.
Keywords :
MIMO communication; field programmable gate arrays; maximum likelihood detection; CLLL processor; LR-aided detection techniques; MIMO detection; MIMO system; Xilinx XC4VLX80-12 FPGA; baseband processing task; channel matrices; complex Lenstra-Lenstra-Lovász LR algorithm; design procedures; hardware realization; lattice reduction; maximum likelihood detector; multiple-input-multiple-output techniques; symbol detection; theoretical analysis; Algorithm design and analysis; Complexity theory; Detectors; Hardware; Lattices; MIMO; Upper bound; MIMO; detection; field-programmable gate array (FPGA); lattice reduction;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2010.2078670
Filename :
5638606
Link To Document :
بازگشت