Title :
Warpage measurement of large area multitilted silicon substrates at various processing conditions
Author :
Bhattacharya, S.K. ; Ume, I.C. ; Dang, A.X.H.
Author_Institution :
Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In order to find a low-cost solution for the future MCM-D packaging, a multitiling approach through the incorporation of several tiles on a large carrier substrate was studied. The multitiling format provides simultaneous processing of several small silicon wafers on a carrier glass with a coefficient of thermal expansion (CTE) comparable to that of silicon. The wafers (tiles) are attached to the carrier glass (pallet) using a low modulus adhesive that can be released at an elevated temperature (/spl sim/450/spl deg/C). The objective of this study is to develop materials and processes for a 12-in/spl times/12-in (300-mm/spl times/300-mm) large area substrate that can be scalable up to a 600-mm/spl times/600-mm format. The fabrication process begins with a carrier CTE matched Borofloat glass on which silicon wafers are attached using a low modulus adhesive. This composite structure is exposed to high temperature thin-film processes that are required for the MCM-D manufacturing. The warpage of these structures is a critical factor that determines the processability of the thin films in a manufacturing environment. Specimen warpage was obtained using the shadow moire technique. Warpage measurement was performed (i) on as-received glasses, (ii) glasses after polishing, and (iii) pallet assembly after tiling was completed. Although polishing reduced the overall warpage of the as-received pallets, the warpage of the tile and pallet assembly was increased after the adhesive was cured at 150/spl deg/C. This paper discusses the warpage issues associated with various stages of processing of the proposed large area MCM-D structures.
Keywords :
deformation; elemental semiconductors; light interferometry; moire fringes; multichip modules; silicon; spatial variables measurement; substrates; 300 mm; 600 mm; CTE; MCM-D manufacturing; MCM-D packaging; Si; Si wafers; carrier CTE matched Borofloat glass; carrier glass; carrier substrate; coefficient of thermal expansion; fabrication process; high temperature thin-film processes; large area Si substrates; low modulus adhesive; multitilted Si substrates; noncontact full field measurement method; polishing; processing conditions; shadow Moire technique; tile/pallet assembly; warpage measurement; Area measurement; Assembly; Glass; Manufacturing processes; Packaging; Silicon; Substrates; Temperature; Transistors;
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
DOI :
10.1109/6144.868849