Title :
A rated-clock test method for path delay faults
Author :
Bose, Soumitra ; Agrawal, Prathima ; Agrawal, Vishwani D.
Author_Institution :
Bell Labs., Lucent Technol., Murray Hill, NJ, USA
fDate :
6/1/1998 12:00:00 AM
Abstract :
Current test generation algorithms for path delay faults assume a variable-clock methodology for test application. Two-vector test sequences assume that the combinational logic reaches a steady state following the first vector before the second vector is applied. While such tests may be acceptable for combinational circuits, their use for nonscan sequential circuit testing is impractical. A rated-clock path delay simulator shows a large drop in coverage for vectors obtained from existing test generators that assume a variable clock. A new test generation algorithm provides valid tests for uniform rated-clock test application. In this algorithm, signals are represented for three-vector sequences. The test generation procedure activates a target path from input to output using the three-vector algebra. For an effective backward justification, we derive an optimal 41-valued algebra. This is the first time, rated-clock tests for large circuits are obtained. Results for ISCAS-89 benchmarks show that rated-clock tests cover some longest, or close to longest, paths.
Keywords :
VLSI; automatic testing; delays; integrated circuit testing; integrated logic circuits; logic testing; sequential circuits; timing; backward justification; delay simulator; nonscan sequential circuit testing; path delay faults; rated-clock test method; test generation algorithm; three-vector sequences; Algebra; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Delay; Logic testing; Sequential analysis; Sequential circuits; Steady-state;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on